# Thermoelectric Infrared Sensors with High Responsivity # for Automotive Applications Member Masaki Hirota (Nissan Motor) Non-Member Fuminori Satou (Nissan Motor) Member Shinichi Morita (Nissan Motor) This paper presents the structure and fabrication process of a thermoelectric infrared sensor that provides high responsivity and a low cost potential. The processes for obtaining a precisely patterned Au-black infrared absorbing layer and reducing the internal stress of the $\mathrm{Si}_3\mathrm{N}_4$ layer deposited by LP-CVD achieve both high responsivity and an excellent time constant. A prototype sensor, having external dimensions of 160 $\mu\mathrm{m} \times 160~\mu\mathrm{m}$ and six pairs of thermopiles, achieved responsivity of 2100 V/W and a time constant of 25 msec at a pressure of 7.33 Pa. This performance is suitable for automotive applications. Keywords: infrared sensors, thermopiles, thermoelectric, vehicles, and Au-black #### 1. Introduction Reduced visibility at night drastically limits the amount of information that drivers can obtain visually. Therefore, the rate of nighttime fatal accidents is much higher than the daytime rate. Infrared (IR) technology has been used in military applications, including night vision systems for reconnaissance and missile seeking, because of its capability for detecting hot bodies over a wide area both day and night. National security considerations and high costs have tended to prevent this technology from spreading to general applications. Examples of proposed applications to vehicles can be seen in the Advanced Safety Vehicle (ASV) Project in Japan (1). A particularly important aspect of infrared technology in recent years has been its potential for use as a detection technique. The cooled infrared detectors that were used previously were not suitable for vehicle applications, largely because of their high price and limited lifetime of the cooling system. As a result of the advances achieved in semiconductor technology, thermal infrared detectors have been developed in recent years that make use of phase transition as in resistive or ferroelectric bolometric mode to achieve exceptionally high performance (2,3). These thermal infrared detectors have now advanced to the point where their performance is nearly comparable to that of their cooled counterparts. However, there are various factors that make it difficult to achieve low- cost uncooled detectors. For instance, infrared detectors that make use of phase transition require precise temperature adjustment in the vicinity of the phase transition temperature, which necessitates the use of an add-on device such as a Peltier thermoelectric cooler. Another reason is that a pyroelectric sensor invariably has to be fabricated with a hybrid construction. Further cost reductions are necessary if thermal infrared sensors are to find widespread use on mass-produced vehicles. Toward that end, it is necessary to achieve a monolithic focal plane array (FPA) that would reduce the number of operations in the device fabrication process as much as possible, while still ensuring compatibility with the widely used CMOS process. Figure 1. Cross-sectional view of a prototype sensor. Among different types of thermal infrared sensors $^{(4)} \sim ^{(10)}$ , the thermopile $^{(8,10)}$ is the most promising infrared FPA for automotive use because of its low cost potential and the fact that its electromotive force nature allows easy design of the latter-stage amplifier circuit. The performance of thermopiles is not necessarily sufficient for vehicle applications at present, and further improvement will require better thermal isolation of the hot and cold junctions, a higher fill factor and higher infrared absorptivity. Long and narrow beams supporting the absorber are necessary to improve thermal isolation between hot and cold junctions. These beams tend to be influenced by the internal stress of the thin films of which they are composed. Moreover, to improve the fill factor, an asymmetric sensor layout pattern using curved beams is needed, making the beams more susceptible to the influence of internal stress. We adopted a $\mathrm{Si}^+$ ion implantation technique to control the mechanical properties of the $\mathrm{Si}_3\mathrm{N}_4$ layer. This paper first presents the structure of a prototype sensor that reconciles thermopile responsivity with the time constant. It then describes the structure, fabrication process, which features control of the mechanical properties of the $\mathrm{Si}_3\mathrm{N}_4$ layer by an ion implantation technique and a precisely patterned Au-black layer fabricated by the lift-off technique, and measured performance data of the prototype sensor. # 2. Device Structure Thermopile responsivity R and the time constant $\boldsymbol{\tau}$ are given by $$R = \mathbf{n} \cdot \mathbf{\alpha} \cdot \mathbf{R}_{\text{th}} \cdot \mathbf{\eta} \qquad (1)$$ $$\tau \propto C_{\text{th}} \cdot R_{\text{th}} \qquad \cdots \qquad (2)$$ where n is the number of thermocouple pairs, $\alpha$ is the Seebeck coefficient, $R_{th}$ is the thermal resistance between the hot and cold junctions, $\eta$ is infrared radiation absorptivity and $C_{th}$ is the thermal capacitance of the thermopiles. Accordingly, in order to improve responsivity while holding down the resultant increase in the time constant, it is necessary to reduce the thermal capacitance without changing the thermal resistance. Thermal resistance $R_{th}$ is determined by the ratio of the length of the heat conduction path to the cross-sectional area of the thermopiles and membrane. The cross-sectional area of the thermopiles is determined by the pitch of the polysilicon of which they are composed and the thickness of the material composing the membrane. This means that it is necessary to reduce the pitch of the sensor and the thickness of the constituent materials in order to improve responsivity. These requirements can easily be met with the CMOS process. The cross-sectional structure of the prototype sensor is shown in Figure 1 and a Scanning Electron Microscope (SEM) micrograph of the sensor is shown in Figure 2. The prototype sensor has six pairs of thermocouples consisting of alternating areas of p-type and n-type polysilicon connected in series by the Al—Si wiring layer. Figure 2. SEM micrograph of a prototype sensor. The sensing area was thermally isolated from the $\,$ Si $\,$ substrate and supported by four beams having a length of 119 $\,$ μm. The layer structure of the membrane from bottom to top consisted of a $\,$ Si $_{3}N_{4}$ layer, thermopiles, first isolation layer, first Al - Si wiring layer, second isolation layer, amorphous Si (a-Si) layer, and the Au-black layer. The hot junctions of each thermocouple were positioned near the edge of the IR absorber and the cold junctions were located on the Si substrate. The thickness of each layer is given in Table 1. The dimensions of the device are as follows: the total area of the device is 160 $\mu m$ x 160 $\mu m$ , the Au black absorber measures 116 $\mu m$ x 116 $\mu m$ , and the thermopiles have a length of 119 $\mu m$ , a width of 0.8 $\mu m$ , and a pitch of 3 $\mu m$ . The internal resistance of the device is 116 $k\Omega$ . #### 3. Fabrication Process The prototype sensor was produced in a fabrication process consisting of the ordinary CMOS process and four special processes. The sequence of steps in the sensor fabrication process is shown in Figure 3. 3.1 Control of Internal Stress of Si<sub>3</sub>N<sub>4</sub> layer The deposition temperature of the Si<sub>3</sub>N<sub>4</sub> layer is 780°C. Because this temperature is higher than that of any other layer making up the prototype sensor, very large internal stress occurs in this layer. Several techniques have been reported for reducing the internal stress of the Si<sub>3</sub>N<sub>4</sub> layer, such as by controlling the deposition conditions or by a phosphorus or boron ion implantation method (11). However, there are no reports concerning internal stress changes in the later thermal treatment process or insulation resistance of the $\mathrm{Si_3N_4}$ layer. Therefore, we investigated the influence of the later thermal treatment process and the insulation resistance achieved with the ion implantation technique. | Table 1. | Materials and | thickness | of each la | ver | |----------|---------------|-----------|------------|-----| | | | | | | | Layers | Materials | Thickness (nm) | | |---------------------|--------------|----------------|--| | Sacrificial layer | Poly Si | 400 | | | Membrane | SiN by LPCVD | 100 | | | Thermopiles | Poly Si | 350 | | | 1st isolation layer | BPSG | 600 | | | 1st wiring layer | Al-Si | 700 | | | 2nd isolation layer | P-TEOS | 600 | | | Au-black underlay | Amorphous Si | 100 | | | 3rd isolation layer | PSG | 300 | | | 2nd wiring layer | Al-Si | 800 | | | Passivation layer | SiN by PECVD | 300 | | | Sacrificial layer | PSG | 2000 | | Measurement was made of the warpage of the Si substrate following deposition of the $\mathrm{Si_3N_4}$ layer on one side. The internal stress $\sigma$ of the $\mathrm{Si_3N_4}$ layer was calculated from the measured warpage using equations (3) and (4). $$R_{m} = R_{b} \cdot R_{a} / (R_{b} - R_{a}) \qquad (3)$$ $$\sigma = (E \cdot h^2) / [6(1 - v) \cdot R_m \cdot t] \qquad \cdots \qquad (4)$$ where $R_a$ is the radius of the Si substrate before deposition, $R_b$ is the radius of the Si substrate after deposition, E is Young's modulus, h is the substrate thickness, $\nu$ is Poisson's ratio, and t is the thickness of the deposited layer. Figure 4 shows that a $\mathrm{Si_3N_4}$ layer without any ion implantation had very large internal stress of $\sigma$ =1.32 GPa before thermal treatment, but the stress level of an ion-implanted $\mathrm{Si_3N_4}$ layer was smaller than that of non implanted layer. On the other hand, the results indicate internal stress increased after thermal treatment at 950°C for 30 min. A $\mathrm{Si_3N_4}$ layer implanted with a $\mathrm{Si^+}$ ion dose of $-1 \times 10^{16} \ \mathrm{cm^-}^2$ had a internal stress of $\sigma$ =0.55 GPa. The dose dependence of internal stress of a $\mathrm{Si^+}$ ion implanted layer is smaller than that of a $\mathrm{B^+}$ ion implanted layer. The electrical resistance of an ion-implanted $\mathrm{Si}_3\mathrm{N}_4$ layer was also measured using the Test Element Group (TEG) shown in Figure 5. Table 2 shows the measured data. The results indicate that the ion implantation technique had no effect on the resistance of the layer. Taking into consideration these results, we fabricated a prototype sensor having a $\rm Si_3N_4$ layer implanted with a $\rm Si^+$ ion dose of $1 \times 10^{16}$ cm<sup>-2</sup>. Figure 3. Sensor fabrication process ((a)PSG sacrificial layer formation, (b)Fabrication of thermal isolation structure, (c)Aublack deposition, (d)Lift-off process). Figure 4. Internal stress of SiN layer versus implantation dose. Figure 5. Insulation measurement TEG. 3.2 Fabrication of thermal isolation structure The polysilicon micromachining technique was used to fabricate the membrane structure, since good thermal isolation between the hot and cold junctions is needed to increase thermopile responsivity. Hydrazine, which has good resistivity to $SiO_2$ , was used to etch the p-type (100) Si substrate at an etchant temperature of $80^{\circ}C$ . In order to fabricate the membrane structure, it was necessary to under-etch the substrate below the membrane. That was accomplished by using a sacrificial layer of polysilicon $^{(12)}$ . Furthermore, to prevent a level difference from occurring Table 2 Measured data for insulation test. | Ion | Dose(1/cm2) | | D( μm) | | | | | |-----|-------------|------|--------|------|------|--|--| | | | 2.0 | 1.5 | 1.0 | 0.8 | | | | _ | Non doped | >100 | >100 | >100 | >100 | | | | Si | 1E14 | >100 | >100 | >100 | >100 | | | | Si | 1E15 | >100 | >100 | >100 | >100 | | | | Si | 1E16 | >100 | >100 | >100 | >100 | | | | В | 1E14 | >100 | >100 | >100 | >100 | | | | В | 1E15 | >100 | >100 | >100 | >100 | | | | В | 1E16 | >100 | >100 | >100 | >100 | | | (Resistance( $M\Omega$ )) in the polysilicon and ${\rm Si_3N_4}$ substrate in the vicinity of the cold junctions, the polysilicon sacrificial layer below these junctions was doped with a high concentration of boron to inhibit the progress of etching. The layer was doped with a boron dose of 1 x $10^{16}$ cm<sup>-2</sup> by ion implantation and annealed in a ${\rm N_2}$ atmosphere at 950°C for 20 min., which worked to reduce the etching rate to 1/20 of the undoped rate. 3.3 Fabrication of Au-black layer Resistance-heated vapor deposition was used to fabricate the Au-black layer. The requirements for the Au-black layer are not only good IR absorptivity, but also an excellent patterning characteristic during the lift-off process. The chamber was first evacuated to 1 x $10^2$ Pa and then $N_2$ gas was introduced to the specified pressure. The evacuation system was then disconnected from the chamber and deposition was performed in that condition. At a pressure of 53.0 Pa, gold luster was observed, but when the pressure was raised to $2.66 \times 10^2$ Pa, Au was deposited as fleecy particles. The Au-black layer showed high absorptivity of more than 90% when illuminated by a light source having a wavelength of 10 $\mu$ m. The Au-black layer deposited under these conditions exhibited an excellent peeling characteristic in the lift-off process. **3.4 Lift-off process** Patterning of the IR absorber was accomplished in the lift-off process by utilizing a PSG sacrificial layer. The process flow of are shown in Figure 3. As shown in Figure 3 (a), a PSG sacrificial layer is first formed following completion of the ordinary CMOS process. Only the area that becomes the IR absorber is removed in advance. That area is the exposed 2nd wiring layer which is resistant to the hydrazine. Under this condition, anisotropic etching is performed with hydrazine to fabricate the thermal isolation structure. The next step, as shown in Figure 3 (b), is to remove the second wiring layer and the third isolation layer so as to prevent interaction between the second 2nd wiring layer and the underlying amorphous Si (a-Si) layer. Their sacrificial layers are removed with etchants of H<sub>2</sub>SO<sub>4</sub>:H<sub>2</sub>O<sub>2</sub>=1:1 at $80^{\circ}$ C and NH<sub>4</sub>F:CH<sub>3</sub>COOH:H<sub>2</sub>O=1:1:1, respectively, to expose the surface of the a-Si layer. As shown in Figure 3 (c), the Au-black layer is then deposited under a pressure of $2.66 \times 10^2$ Pa. Finally, as shown in Figure 3 (d), the PSG sacrificial layer is etched using an etchant of NH<sub>4</sub>F:CH<sub>3</sub>COOH:H<sub>2</sub>O=1:1:1 to lift off the Au black from the areas other than the IR absorber. This lift-off process is completed very quickly because the low density of the Au black allows the etchant to permeate this layer. # 4. Results and Discussion The responsivity and time constant of the prototype sensor were measured using the optical and electrical setup shown in Figure 6. A cryostat was evacuated to 7.33 Pa by a rotary pump. The responsivity of the sensor was measured by illuminating it with infrared radiation emitted by a black body furnace at 500K. The time constant was measured by illuminating the sensor with a He-Ne laser beam modulated by an optical chopper. The sensor output signal was first amplified 100 times and then introduced into an oscilloscope to obtain a waveform tracing for evaluating the time constant. Figure 6. Measurement setup for responsivity and time constant. The measured results shown in Figure 7 indicate that the responsivity R rose to 2100V/W as a result of reducing the pressure of the cryostat because the thermal conductance via air decreased with the pressure. The time constant $\tau$ increased to 25 msec at the same pressure. These values indicate that the sensor provides good performance equal to that of a thermopile. Moreover, the fact that the internal electrical resistance of the sensor was $116 \text{ k}\Omega$ resulted in small thermal noise and a high S/N ratio $^{(13,14)}$ . The measured time constant is sufficient for taking moving pictures at the standard NTSC frame rate of thirty frames per second. The prototype sensor displayed both high responsivity and a small time constant because the precise patterning of the infrared absorbing layer provided both small thermal capacitance and large thermal resistance without increasing the time constant. Figure 7. Measured responsivity versus pressure. # 5. Summary This paper has presented the structure of a thermoelectric infrared sensor that provides high responsivity and a small time constant and described fabrication processes for obtaining a precisely patterned Aublack infrared absorbing layer and reducing the thermal stress of the $\mathrm{Si_3N_4}$ layer deposited by LP-CVD. A prototype sensor fabricated with external dimensions of 160 $\mu m \times 160 \ \mu m$ and six pairs of thermopiles achieved responsivity of 2100 V/W and a time constant of 25 msec at a pressure of 7.33 Pa. This performance is suitable for automotive applications. #### Acknowledgments The authors are grateful to Mr. Y. Iwasaki for his valuable advice and excellent fabrication techniques. (Manuscript received June 16, 2000, revised Nov. 24, 2000) #### References - M. Hirota, M. Saito, S. Morita, and H. Fukuhara, "Nighttime Pedestrian Monitoring System and Thermal Infrared Technology", JIDOSHA GIJUTSU, Vol. 50, No. 11, pp. 58-63, November 1996. - C. Hanson, "Uncooled thermal imaging at Texas Instruments", SPIE, Vol. 1689, pp. 330-339, 1993. - (3) R. A. Wood, C. J. Han, and P. W. Kruse, "Integrated uncooled IR detector imaging arrays", Proceedings of the IEEE Solid State Sensor and Actuator Workshop, pp. 132-135, 1992. - (4) A. W. Herwaarden and P. M. Sarro, "Thermal sensors based on the Seebeck effect", Sensors and Actuators A, Vol. 10, pp. 321-346, 1986. - (5) W. L. Wolfe, and G. J. Zissis, "The Infrared Handbook revised edition", 11-20, Environmental Research Institute of Michigan, Washington, D.C., 1985. - (6) R. Lenggenhanger, H. Baltes, and T. Elbel, "Thermoelectric infrared sensors in CMOS technology", Sensors and Actuators A, 37-38, pp. 216-220, 1993. - (7) A. Tanaka, S. Matsumoto, N. Tsukamoto, S. Itoh, T. Endo, A. Nakazato, Y. Kumazawa, M. Hijikawa, H. Gotoh, T. Tanaka, and N. Teranishi, "Silicon IC Process Compatible Bolometer Infrared Focal Plane Array", Transducers '95, pp. 632-635, 1995. - (8) T. Kanno, and M. Saga, "Uncooled infrared focal plane array having 128 x 128 thermopile detector elements", SPIE, Vol. 2269, 1994. - (9) N. Fujikawa, J. Sakata, Y. Miyachi, and K. Mizuno, "Monolithic pyroelectric infrared image sensor using PVDF thin film", T. IEE Japan, Vol. 117-E, No. 12, pp. 607-611, 1997 - (10) M. Hirota, S. Morita, "Infrared sensor with precisely patterned Aublack absorption layer", SPIE, Vol. 3436, pp. 623-634, 1998. - (11) O. Tabata, S. Sugiyama, M. Takigawa, and I. Igarashi, "Control of mechanical properties of silicon nitride thin films for pressure sensor by ion implantation technique", T. IEE Japan, Vol. 110-C, No.4, pp. 228-234, 1990. - (12) M. Suzuki, K. Makino, A. Tanaka, R. Asahi, O. Tabata, S. Sugiyama, and M. Takigawa, "An Infrared detector using polysilicon p-n junction diode", Technical Digest of the 9th Sensor Symposium, pp. 71-74, 1990. - (13) Wayne G. Baer, Khalil Najafi, Kensall D. Wise, Robert S. Toth, "A 32-element micromachined thermal imager with on-chip multiplexing", Sensors and Actuators A 48, pp.47-54,1995. (14) M. Mueller, W. Budde, R. Gottfried-Gottfried, A. Huebel, R. Jaehne, and H. Kueck, "A Thermoelectric Infrared Radiation Sensor with Monolithically Integrated Amplifier Stage and Temperature Sensor", Transuducers'95, pp.640-643,1995 ### Masaki Hirota (Member) received B.E. degree in electrical engineering from Waseda University in 1985, and M.S. degree in electronic physics from Tokyo Institute of Technology in 1987. He works on infrared sensor and automotive applications. He is a member of the IEE of Japan, the Society of Automotive Engineers of Japan, the Japan Society of Infrared Science and Technology, the SPIE, and the IEEE. # Fuminori Satou (Non-member) received B.E. degree in electrical engineering from Tohoku University in 1988. He has worked on micromachine and automotive semiconductor devices. He is a member of the Society of Automotive Engineers of Japan,. #### Shinichi Morita (Member) received B.S. degree in applied physics from National Defense Academy in 1985, M.S. degree in material science from Stanford University (Ph. D). He is currently working in IHI Aerospace Co., Ltd. He is a member of the IEE of Japan and the Japan Society of Applied Physics.